Return to previous page Advance to next page
Libraries Guide
Chapter 8: Design Elements (OAND2 to OXOR2)

OFDX, 4, 8, 16

Single- and Multiple-Output D Flip-Flops with Clock Enable

Element
XC3000
XC4000E
XC4000X
XC5200
XC9000
Spartan
SpartanXL
Spartan2
Virtex
OFDX
N/A
Primitive
Primitive
N/A
N/A
Primitive
Primitive
Macro
Macro
OFDX4,
OFDX8,
OFDX16
N/A
Macro
Macro
N/A
N/A
Macro
Macro
Macro
Macro

OFDX, OFDX4, OFDX8, and OFDX16 are single and multiple output D flip-flops. The flip-flops are located in an input/output block (IOB) for XC4000E. The Q outputs are connected to OPADs or IOPADs. The data on the D inputs is loaded into the flip-flops during the Low-to-High clock (C) transition and appears on the Q outputs. When CE is Low, flip-flop outputs do not change.

The flip-flops are asynchronously cleared with Low outputs, when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR defaults to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP, STARTUP_SPARTAN2, or STARTUP_VIRTEX symbol.

Inputs
Outputs
CE
D
C
Q
1
D

dn
0
X
X
No Chg
dn = state of referenced input one setup time prior to active clock transition

Figure 8.40 OFDX Implementation Spartan2, Virtex

Figure 8.41 OFDX8 Implementation XC4000E, XC4000X, Spartan, SpartanXL, Spartan2, Virtex