Previous

Chapter 8

Workview Office Tutorial

Updated tutorials will be available after June 30, 1998 from the Xilinx Web site and on the AppLINX CD. The Web site location is (http://www.xilinx.com/support/techsup/tutorials). Please contact your local Sales Representative for a copy of the AppLINX CD.

This chapter guides you through a typical field-programmable gate array (FPGA) and complex programmable logic device (CPLD) design procedure, from schematic entry to completion of a functioning device. The tutorial uses a design called Calc, a 4-bit processor with a stack. In the first part of the tutorial, you use ViewDraw, the Viewlogic design entry tool, to create the schematics and symbols for the Calc design. You later use ViewSim, the Viewlogic simulator, to perform a functional simulation on Calc. You then use the Xilinx Design Manager to implement the design. Finally, you verify the design's timing by again using ViewSim.

The simple design example used in this tutorial demonstrates many system features that you can apply to more complex FPGA and CPLD designs.


NOTE

Although this tutorial describes creating and processing FPGA designs, you can apply most of the steps to CPLD designs.


This tutorial includes these sections.

Next